|
| 1 | +// SPDX-License-Identifier: GPL-2.0+ |
| 2 | +#include <linux/bitfield.h> |
| 3 | +#include <linux/firmware.h> |
| 4 | +#include <linux/module.h> |
| 5 | +#include <linux/nvmem-consumer.h> |
| 6 | +#include <linux/of_address.h> |
| 7 | +#include <linux/of_platform.h> |
| 8 | +#include <linux/pinctrl/consumer.h> |
| 9 | +#include <linux/phy.h> |
| 10 | +#include <linux/pm_domain.h> |
| 11 | +#include <linux/pm_runtime.h> |
| 12 | + |
| 13 | +#include "mtk.h" |
| 14 | + |
| 15 | +#define MTK_2P5GPHY_ID_MT7988 (0x00339c11) |
| 16 | + |
| 17 | +#define MT7988_2P5GE_PMB_FW "mediatek/mt7988/i2p5ge-phy-pmb.bin" |
| 18 | +#define MT7988_2P5GE_PMB_FW_SIZE (0x20000) |
| 19 | +#define MD32_EN_CFG (0x18) |
| 20 | +#define MD32_EN BIT(0) |
| 21 | + |
| 22 | +#define BASE100T_STATUS_EXTEND (0x10) |
| 23 | +#define BASE1000T_STATUS_EXTEND (0x11) |
| 24 | +#define EXTEND_CTRL_AND_STATUS (0x16) |
| 25 | + |
| 26 | +#define PHY_AUX_CTRL_STATUS (0x1d) |
| 27 | +#define PHY_AUX_DPX_MASK GENMASK(5, 5) |
| 28 | +#define PHY_AUX_SPEED_MASK GENMASK(4, 2) |
| 29 | + |
| 30 | +/* Registers on MDIO_MMD_VEND1 */ |
| 31 | +#define MTK_PHY_LPI_PCS_DSP_CTRL (0x121) |
| 32 | +#define MTK_PHY_LPI_SIG_EN_LO_THRESH100_MASK GENMASK(12, 8) |
| 33 | + |
| 34 | +#define MTK_PHY_HOST_CMD1 0x800e |
| 35 | +#define MTK_PHY_HOST_CMD2 0x800f |
| 36 | +/* Registers on Token Ring debug nodes */ |
| 37 | +/* ch_addr = 0x0, node_addr = 0xf, data_addr = 0x3c */ |
| 38 | +#define AUTO_NP_10XEN BIT(6) |
| 39 | + |
| 40 | +struct mtk_i2p5ge_phy_priv { |
| 41 | + bool fw_loaded; |
| 42 | +}; |
| 43 | + |
| 44 | +enum { |
| 45 | + PHY_AUX_SPD_10 = 0, |
| 46 | + PHY_AUX_SPD_100, |
| 47 | + PHY_AUX_SPD_1000, |
| 48 | + PHY_AUX_SPD_2500, |
| 49 | +}; |
| 50 | + |
| 51 | +static int mt798x_2p5ge_phy_load_fw(struct phy_device *phydev) |
| 52 | +{ |
| 53 | + struct mtk_i2p5ge_phy_priv *priv = phydev->priv; |
| 54 | + void __iomem *mcu_csr_base, *pmb_addr; |
| 55 | + struct device *dev = &phydev->mdio.dev; |
| 56 | + const struct firmware *fw; |
| 57 | + struct device_node *np; |
| 58 | + int ret, i; |
| 59 | + u32 reg; |
| 60 | + |
| 61 | + if (priv->fw_loaded) |
| 62 | + return 0; |
| 63 | + |
| 64 | + np = of_find_compatible_node(NULL, NULL, "mediatek,2p5gphy-fw"); |
| 65 | + if (!np) |
| 66 | + return -ENOENT; |
| 67 | + |
| 68 | + pmb_addr = of_iomap(np, 0); |
| 69 | + if (!pmb_addr) |
| 70 | + return -ENOMEM; |
| 71 | + mcu_csr_base = of_iomap(np, 1); |
| 72 | + if (!mcu_csr_base) { |
| 73 | + ret = -ENOMEM; |
| 74 | + goto free_pmb; |
| 75 | + } |
| 76 | + |
| 77 | + ret = request_firmware(&fw, MT7988_2P5GE_PMB_FW, dev); |
| 78 | + if (ret) { |
| 79 | + dev_err(dev, "failed to load firmware: %s, ret: %d\n", |
| 80 | + MT7988_2P5GE_PMB_FW, ret); |
| 81 | + goto free; |
| 82 | + } |
| 83 | + |
| 84 | + if (fw->size != MT7988_2P5GE_PMB_FW_SIZE) { |
| 85 | + dev_err(dev, "Firmware size 0x%zx != 0x%x\n", |
| 86 | + fw->size, MT7988_2P5GE_PMB_FW_SIZE); |
| 87 | + ret = -EINVAL; |
| 88 | + goto release_fw; |
| 89 | + } |
| 90 | + |
| 91 | + reg = readw(mcu_csr_base + MD32_EN_CFG); |
| 92 | + if (reg & MD32_EN) { |
| 93 | + phy_set_bits(phydev, MII_BMCR, BMCR_RESET); |
| 94 | + usleep_range(10000, 11000); |
| 95 | + } |
| 96 | + phy_set_bits(phydev, MII_BMCR, BMCR_PDOWN); |
| 97 | + |
| 98 | + /* Write magic number to safely stall MCU */ |
| 99 | + phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_HOST_CMD1, 0x1100); |
| 100 | + phy_write_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_HOST_CMD2, 0x00df); |
| 101 | + |
| 102 | + for (i = 0; i < MT7988_2P5GE_PMB_FW_SIZE - 1; i += 4) |
| 103 | + writel(*((uint32_t *)(fw->data + i)), pmb_addr + i); |
| 104 | + dev_info(dev, "Firmware date code: %x/%x/%x, version: %x.%x\n", |
| 105 | + be16_to_cpu(*((__be16 *)(fw->data + |
| 106 | + MT7988_2P5GE_PMB_FW_SIZE - 8))), |
| 107 | + *(fw->data + MT7988_2P5GE_PMB_FW_SIZE - 6), |
| 108 | + *(fw->data + MT7988_2P5GE_PMB_FW_SIZE - 5), |
| 109 | + *(fw->data + MT7988_2P5GE_PMB_FW_SIZE - 2), |
| 110 | + *(fw->data + MT7988_2P5GE_PMB_FW_SIZE - 1)); |
| 111 | + |
| 112 | + writew(reg & ~MD32_EN, mcu_csr_base + MD32_EN_CFG); |
| 113 | + writew(reg | MD32_EN, mcu_csr_base + MD32_EN_CFG); |
| 114 | + phy_set_bits(phydev, MII_BMCR, BMCR_RESET); |
| 115 | + /* We need a delay here to stabilize initialization of MCU */ |
| 116 | + usleep_range(7000, 8000); |
| 117 | + dev_info(dev, "Firmware loading/trigger ok.\n"); |
| 118 | + |
| 119 | + priv->fw_loaded = true; |
| 120 | + |
| 121 | +release_fw: |
| 122 | + release_firmware(fw); |
| 123 | +free: |
| 124 | + iounmap(mcu_csr_base); |
| 125 | +free_pmb: |
| 126 | + iounmap(pmb_addr); |
| 127 | + |
| 128 | + return ret; |
| 129 | +} |
| 130 | + |
| 131 | +static int mt798x_2p5ge_phy_config_init(struct phy_device *phydev) |
| 132 | +{ |
| 133 | + struct pinctrl *pinctrl; |
| 134 | + int ret; |
| 135 | + |
| 136 | + /* Check if PHY interface type is compatible */ |
| 137 | + if (phydev->interface != PHY_INTERFACE_MODE_INTERNAL) |
| 138 | + return -ENODEV; |
| 139 | + |
| 140 | + ret = mt798x_2p5ge_phy_load_fw(phydev); |
| 141 | + if (ret < 0) |
| 142 | + return ret; |
| 143 | + |
| 144 | + /* Setup LED */ |
| 145 | + phy_set_bits_mmd(phydev, MDIO_MMD_VEND2, MTK_PHY_LED0_ON_CTRL, |
| 146 | + MTK_PHY_LED_ON_POLARITY | MTK_PHY_LED_ON_LINK10 | |
| 147 | + MTK_PHY_LED_ON_LINK100 | MTK_PHY_LED_ON_LINK1000 | |
| 148 | + MTK_PHY_LED_ON_LINK2500); |
| 149 | + phy_set_bits_mmd(phydev, MDIO_MMD_VEND2, MTK_PHY_LED1_ON_CTRL, |
| 150 | + MTK_PHY_LED_ON_FDX | MTK_PHY_LED_ON_HDX); |
| 151 | + |
| 152 | + /* Switch pinctrl after setting polarity to avoid bogus blinking */ |
| 153 | + pinctrl = devm_pinctrl_get_select(&phydev->mdio.dev, "i2p5gbe-led"); |
| 154 | + if (IS_ERR(pinctrl)) |
| 155 | + dev_err(&phydev->mdio.dev, "Fail to set LED pins!\n"); |
| 156 | + |
| 157 | + phy_modify_mmd(phydev, MDIO_MMD_VEND1, MTK_PHY_LPI_PCS_DSP_CTRL, |
| 158 | + MTK_PHY_LPI_SIG_EN_LO_THRESH100_MASK, 0); |
| 159 | + |
| 160 | + /* Enable 16-bit next page exchange bit if 1000-BT isn't advertising */ |
| 161 | + mtk_tr_modify(phydev, 0x0, 0xf, 0x3c, AUTO_NP_10XEN, |
| 162 | + FIELD_PREP(AUTO_NP_10XEN, 0x1)); |
| 163 | + |
| 164 | + /* Enable HW auto downshift */ |
| 165 | + phy_modify_paged(phydev, MTK_PHY_PAGE_EXTENDED_1, |
| 166 | + MTK_PHY_AUX_CTRL_AND_STATUS, |
| 167 | + 0, MTK_PHY_ENABLE_DOWNSHIFT); |
| 168 | + |
| 169 | + return 0; |
| 170 | +} |
| 171 | + |
| 172 | +static int mt798x_2p5ge_phy_config_aneg(struct phy_device *phydev) |
| 173 | +{ |
| 174 | + bool changed = false; |
| 175 | + u32 adv; |
| 176 | + int ret; |
| 177 | + |
| 178 | + ret = genphy_c45_an_config_aneg(phydev); |
| 179 | + if (ret < 0) |
| 180 | + return ret; |
| 181 | + if (ret > 0) |
| 182 | + changed = true; |
| 183 | + |
| 184 | + /* Clause 45 doesn't define 1000BaseT support. Use Clause 22 instead in |
| 185 | + * our design. |
| 186 | + */ |
| 187 | + adv = linkmode_adv_to_mii_ctrl1000_t(phydev->advertising); |
| 188 | + ret = phy_modify_changed(phydev, MII_CTRL1000, ADVERTISE_1000FULL, adv); |
| 189 | + if (ret < 0) |
| 190 | + return ret; |
| 191 | + if (ret > 0) |
| 192 | + changed = true; |
| 193 | + |
| 194 | + return __genphy_config_aneg(phydev, changed); |
| 195 | +} |
| 196 | + |
| 197 | +static int mt798x_2p5ge_phy_get_features(struct phy_device *phydev) |
| 198 | +{ |
| 199 | + int ret; |
| 200 | + |
| 201 | + ret = genphy_c45_pma_read_abilities(phydev); |
| 202 | + if (ret) |
| 203 | + return ret; |
| 204 | + |
| 205 | + /* This phy can't handle collision, and neither can (XFI)MAC it's |
| 206 | + * connected to. Although it can do HDX handshake, it doesn't support |
| 207 | + * CSMA/CD that HDX requires. |
| 208 | + */ |
| 209 | + linkmode_clear_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, |
| 210 | + phydev->supported); |
| 211 | + |
| 212 | + return 0; |
| 213 | +} |
| 214 | + |
| 215 | +static int mt798x_2p5ge_phy_read_status(struct phy_device *phydev) |
| 216 | +{ |
| 217 | + int ret; |
| 218 | + |
| 219 | + /* When MDIO_STAT1_LSTATUS is raised genphy_c45_read_link(), this phy |
| 220 | + * actually hasn't finished AN. So use CL22's link update function |
| 221 | + * instead. |
| 222 | + */ |
| 223 | + ret = genphy_update_link(phydev); |
| 224 | + if (ret) |
| 225 | + return ret; |
| 226 | + |
| 227 | + phydev->speed = SPEED_UNKNOWN; |
| 228 | + phydev->duplex = DUPLEX_UNKNOWN; |
| 229 | + phydev->pause = 0; |
| 230 | + phydev->asym_pause = 0; |
| 231 | + |
| 232 | + /* We'll read link speed through vendor specific registers down below. |
| 233 | + * So remove phy_resolve_aneg_linkmode (AN on) & genphy_c45_read_pma |
| 234 | + * (AN off). |
| 235 | + */ |
| 236 | + if (phydev->autoneg == AUTONEG_ENABLE && phydev->autoneg_complete) { |
| 237 | + ret = genphy_c45_read_lpa(phydev); |
| 238 | + if (ret < 0) |
| 239 | + return ret; |
| 240 | + |
| 241 | + /* Clause 45 doesn't define 1000BaseT support. Read the link |
| 242 | + * partner's 1G advertisement via Clause 22. |
| 243 | + */ |
| 244 | + ret = phy_read(phydev, MII_STAT1000); |
| 245 | + if (ret < 0) |
| 246 | + return ret; |
| 247 | + mii_stat1000_mod_linkmode_lpa_t(phydev->lp_advertising, ret); |
| 248 | + } else if (phydev->autoneg == AUTONEG_DISABLE) { |
| 249 | + linkmode_zero(phydev->lp_advertising); |
| 250 | + } |
| 251 | + |
| 252 | + if (phydev->link) { |
| 253 | + ret = phy_read(phydev, PHY_AUX_CTRL_STATUS); |
| 254 | + if (ret < 0) |
| 255 | + return ret; |
| 256 | + |
| 257 | + switch (FIELD_GET(PHY_AUX_SPEED_MASK, ret)) { |
| 258 | + case PHY_AUX_SPD_10: |
| 259 | + phydev->speed = SPEED_10; |
| 260 | + break; |
| 261 | + case PHY_AUX_SPD_100: |
| 262 | + phydev->speed = SPEED_100; |
| 263 | + break; |
| 264 | + case PHY_AUX_SPD_1000: |
| 265 | + phydev->speed = SPEED_1000; |
| 266 | + break; |
| 267 | + case PHY_AUX_SPD_2500: |
| 268 | + phydev->speed = SPEED_2500; |
| 269 | + break; |
| 270 | + } |
| 271 | + |
| 272 | + phydev->duplex = DUPLEX_FULL; |
| 273 | + /* FIXME: |
| 274 | + * The current firmware always enables rate adaptation mode. |
| 275 | + */ |
| 276 | + phydev->rate_matching = RATE_MATCH_PAUSE; |
| 277 | + } |
| 278 | + |
| 279 | + return 0; |
| 280 | +} |
| 281 | + |
| 282 | +static int mt798x_2p5ge_phy_get_rate_matching(struct phy_device *phydev, |
| 283 | + phy_interface_t iface) |
| 284 | +{ |
| 285 | + return RATE_MATCH_PAUSE; |
| 286 | +} |
| 287 | + |
| 288 | +static int mt798x_2p5ge_phy_probe(struct phy_device *phydev) |
| 289 | +{ |
| 290 | + struct mtk_i2p5ge_phy_priv *priv; |
| 291 | + |
| 292 | + priv = devm_kzalloc(&phydev->mdio.dev, |
| 293 | + sizeof(struct mtk_i2p5ge_phy_priv), GFP_KERNEL); |
| 294 | + if (!priv) |
| 295 | + return -ENOMEM; |
| 296 | + |
| 297 | + switch (phydev->drv->phy_id) { |
| 298 | + case MTK_2P5GPHY_ID_MT7988: |
| 299 | + /* The original hardware only sets MDIO_DEVS_PMAPMD */ |
| 300 | + phydev->c45_ids.mmds_present |= MDIO_DEVS_PCS | |
| 301 | + MDIO_DEVS_AN | |
| 302 | + MDIO_DEVS_VEND1 | |
| 303 | + MDIO_DEVS_VEND2; |
| 304 | + break; |
| 305 | + default: |
| 306 | + return -EINVAL; |
| 307 | + } |
| 308 | + |
| 309 | + priv->fw_loaded = false; |
| 310 | + phydev->priv = priv; |
| 311 | + |
| 312 | + return 0; |
| 313 | +} |
| 314 | + |
| 315 | +static struct phy_driver mtk_2p5gephy_driver[] = { |
| 316 | + { |
| 317 | + PHY_ID_MATCH_MODEL(MTK_2P5GPHY_ID_MT7988), |
| 318 | + .name = "MediaTek MT7988 2.5GbE PHY", |
| 319 | + .probe = mt798x_2p5ge_phy_probe, |
| 320 | + .config_init = mt798x_2p5ge_phy_config_init, |
| 321 | + .config_aneg = mt798x_2p5ge_phy_config_aneg, |
| 322 | + .get_features = mt798x_2p5ge_phy_get_features, |
| 323 | + .read_status = mt798x_2p5ge_phy_read_status, |
| 324 | + .get_rate_matching = mt798x_2p5ge_phy_get_rate_matching, |
| 325 | + .suspend = genphy_suspend, |
| 326 | + .resume = genphy_resume, |
| 327 | + .read_page = mtk_phy_read_page, |
| 328 | + .write_page = mtk_phy_write_page, |
| 329 | + }, |
| 330 | +}; |
| 331 | + |
| 332 | +module_phy_driver(mtk_2p5gephy_driver); |
| 333 | + |
| 334 | +static struct mdio_device_id __maybe_unused mtk_2p5ge_phy_tbl[] = { |
| 335 | + { PHY_ID_MATCH_VENDOR(0x00339c00) }, |
| 336 | + { } |
| 337 | +}; |
| 338 | + |
| 339 | +MODULE_DESCRIPTION("MediaTek 2.5Gb Ethernet PHY driver"); |
| 340 | +MODULE_AUTHOR("SkyLake Huang <SkyLake.Huang@mediatek.com>"); |
| 341 | +MODULE_LICENSE("GPL"); |
| 342 | + |
| 343 | +MODULE_DEVICE_TABLE(mdio, mtk_2p5ge_phy_tbl); |
| 344 | +MODULE_FIRMWARE(MT7988_2P5GE_PMB_FW); |
0 commit comments